# AICTE -Teaching and Learning (ATAL) Academy

The main objectives of the ATAL Academy are:

- To plan and help in imparting quality technical education in the country.
- To support technical institutions in fostering research, innovation, and entrepreneurship through training in various emerging areas.
- To stress upon empowering technical teachers using Information and Communication Technology.
- To utilize SWAYAM platform and other resource for the delivery of trainings.
- To provide a variety of opportunities for training and exchange of experiences such as workshops, Orientations, learning communities, peer mentoring and other faculty development programmes.
- To support policy makers in incorporating trainings as per requirements.



#### **ABOUT THE PROGRAMME**

The MOSFET device performance can be increased by reducing the channel length. But, the traditional planar design introduces performance limitations when device dimensions shrink. As transistor sizes continue to shrink, 3-D MOSFET architectures present a viable path forward, enabling continued performance improvements while addressing the limitations of traditional planar designs.

This faculty development programme (FDP) is intended to discuss recent advancements in the field of 3D MOSFETs. It will cover different device structures of 3D MOSFETs, Materials for 3D MOSFETs, and Fabrication Technologies for 3D MOSFETs. It will also highlight the challenges in 3D MOSFET scaling, device performance and reliability. Besides, Device Modeling and TCAD Simulation for 3D MOSFETs will be highlighted. The Impact of 3D MOSFETs on circuit design and integration will be discussed.

This FDP will provide a platform for the participants to interact and discuss recent developments in 3D MOSFETs and challenges in device scaling.

# ABOUT THE RESOURCE PERSONS

Academicians from premier institutions such as IITs and experts from the semiconductor industry, specializing in MOSFET devices, are invited to serve as resource persons for this program.





AICTE Training and Learning
(ATAL) Academy Sponsored
Faculty Development Programme
(Online) on

"ADVANCES IN 3D MOSFET ARCHITECTURES:
PAVING THE WAY FOR NEXT-GENERATION
SEMICONDUCTOR SCALING"

Organized by

DEPARTMENT OF ELECTRONICS
AND COMMUNICATION
ENGINEERING

JANUARY 06 -11, 2025



Engineering A Better Tomorrow

www.mvjce.edu.in

# ABOUT MVJ COLLEGE OF ENGINEERING

MVJ College of Engineering was established in 1982 as the flagship institution of Venkatesha Education Society, to impart education in Engineering, Management and beyond. MVJCE offers 15 UG Programs and 8 PG Programs and has 9 Research Centres across various disciplines. The college is accredited by NAAC.

### **ABOUT THE DEPARTMENT**

The Department of Electronics and Communication Engineering, established in the year 1982, is Visvesvaraya affiliated to Technological University, Belagavi, approved by AICTE, New Delhi. The department has various Centres of Excellence which includes Robotics Industrial Automation and National Instruments **LabVIFW** Academy. The department is recognized as Research Centre by VTU to offer Phd Programme.



### **OBJECTIVES OF THE FDP**

- To enhance participants' technical knowledge in 3D MOSFETs, including understanding semiconductor materials and device physics
- To outline the processing steps involved in the fabrication of 3D MOSFETs and highlight the technical challenges involved in realizing 3D MOSFETS
- To impart the device concepts involved in achieving 3D MOSFET scaling
- To bring out the challenges involved in the realization of 3D MOSFETs
- To highlight the importance of simulation and modeling of 3D MOSFETs
- To discuss the impact of 3D MOSFETs on circuit design and integration

#### TOPICS COVERED

Future directions and trends in 3D MOSFETs

The impact of 3D MOSFETs on circuit design and integration

Power and energy efficiency in 3D MOSFETs

**Challenges in 3D MOSFET realizations** 

### REGISTRATION AND OTHER DETAILS

For registration, please use the link given below.

https://atalacademy.aicte-india.org/signup

ATAL FDPs are free, and No fee will be charged from any participant attending ATAL FDP.

Candidates are requested to register at the earliest, as the number of seats is limited.

The FDP will be held in ONLINE mode.

The certificates shall be issued by ATAL academy to those participants who have attended the program with minimum 80 % attendance and scored minimum 70 % marks in the test conducted at the end of the FDP.

**COORDINATOR** 

CO-COORDINATOR

Dr. Remashan Kariyadan +91 8943283972

Dr. M. Brindha +91 9632773981







|                                                                                                                                    |                                                                                    | PROGRAMME                                                                     | SCHEDULE                                                     |                                                                 |                                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| DAY 1<br>06-01-2025                                                                                                                | DAY 2<br>07-01-2025                                                                | DAY 3<br>08-01-2025                                                           | DAY 4<br>09-01-2025                                          | DAY 5<br>10-01-2025                                             | DAY 6<br>11-01-2025                                                                              |
|                                                                                                                                    | 06:00 PM - 07:30 PM<br>Session 3                                                   | 06:00 PM - 07:30 PM<br>Session 5                                              | 06:00 PM - 07:30 PM<br>Session 7                             | 06:00 PM - 07:30 PM<br>Session 9                                | 02:00 PM - 03:30 PM<br>Session 11                                                                |
| 06:00 PM to 06:30 PM Inauguration                                                                                                  | Future directions and trends<br>in 3D MOSFETs-1                                    | Device modeling and<br>TCAD simulation for 3D<br>MOSFETs                      | Parasitic capacitance<br>and resistance in 3D<br>transistors | ML driven modelling of<br>semiconductor devices<br>(3D MOSFETs) | 3D MOSFETs in Post-<br>Moore's Law Era                                                           |
|                                                                                                                                    | Dr. Harshit Agarwal,<br>Associate Professor,<br>IIT, Jodhpur                       | Dr. Satyabrata Jit,<br>Professor,<br>IIT(BHU), Varanasi                       | Dr. Satyabrata Jit,<br>Professor,<br>IIT(BHU), Varanasi      | Dr. Harshit Agarwal,<br>Associate Professor,<br>IIT, Jodhpur    | Mr. Baranidharan Vadivelu,<br>Application Engineer,<br>Siemens EDA, Bangalore                    |
| 06:30 PM – 08:00 PM<br>Session 1                                                                                                   | 07:30 PM - 09:00 PM<br>Session 4                                                   | 07:30 PM - 09:00 PM<br>Session 6                                              | 07:30 PM - 09:00 PM<br>Session 8                             | 07:30 PM – 09:00 PM<br>Session 10                               | 03:30 PM – 05:00 PM<br>Session 12                                                                |
| Bottom-up approaches in<br>CMOS                                                                                                    | The impact of 3D MOSFETs<br>on circuit design and<br>integration-2                 | Future directions and trends in 3D MOSFETs-2                                  | 3D MOSFET<br>applications                                    | Power and energy<br>efficiency in 3D<br>MOSFETs                 | Fabrication technologies for<br>3D MOSFETs & the impact of<br>3D MOSFETs on circuit<br>design-3  |
| Dr. V. Ramgopal Rao,<br>(Former Director, IIT Delhi),<br>Vice-Chancellor,<br>Birla Institute of<br>Technology & Science,<br>Pilani | Mr. Sudhakar Reddy<br>Amireddy,<br>Sr. Manager,<br>Intel Corporation,<br>Bangalore | Dr. Anish Kumar,<br>Sr. Staff Engineer, Intel<br>Corporation, Arizona,<br>USA | Dr. Roy Paily<br>Palathinkal,<br>Professor,<br>IIT, Guwahati | Dr. Roy Paily<br>Palathinkal,<br>Professor,<br>IIT, Guwahati    | Mr. Chandrasekhar Kypa,<br>Vice President & Business<br>Leader,<br>Quest Global, Bangalore       |
| 08:00 PM – 09:30 PM<br>Session 2                                                                                                   |                                                                                    |                                                                               |                                                              |                                                                 | 05:00 PM – 06:30 PM<br>Session 13                                                                |
| 3D MOSFET architectures & the impact of 3D MOSFETs                                                                                 |                                                                                    |                                                                               |                                                              |                                                                 | Challenges in 3D MOSFET realizations                                                             |
| on circuit design-1  Mr. Chandrasekhar Kypa,  Vice President & Business                                                            |                                                                                    |                                                                               |                                                              |                                                                 | Dr. Girish Pahwa,<br>Assistant Professor,<br>National Yang Ming Chiao<br>Tung University, Taiwan |
| Leader, Quest Global, Bangalore                                                                                                    |                                                                                    |                                                                               |                                                              |                                                                 | 06:30 PM to 07:30 PM Online test & feedback                                                      |
|                                                                                                                                    |                                                                                    |                                                                               |                                                              |                                                                 | 07:30 PM to 08:00 PM<br>Valedictory Session                                                      |